#### 

## وَهَا أُوتِيتُوْ مِنَ الْعِلْمِ إِلَّا هَلِيلًا

Ain Shams University – Faculty of Engineering – ECE Dept. – Integrated Circuits Lab.

Dr. Hesham Omran

# Analog/Mixed-Signal Simulation and Modeling Lab 06

## PLL System-Level Design and Simulation

### **Objectives**

- 1. Learn how to use fast system level simulation tools.
- 2. Learn how to design and simulate a PLL system.

### Instructions

- 1. Download and install CppSim: <a href="https://www.cppsim.com/download.html">https://www.cppsim.com/download.html</a>
- 2. From the Windows start menu: Run Sue2 (CppSim schematic editor).
- 3. Draw the schematic of an integer-N PLL similar to the one in "pll\_design.pdf" and adjust all settings as shown in the figure below.
  - Hint: Instead of creating a design from scratch, you may edit one of the existing Synthesizer Examples and use (File -> Save As) to save it to a new file.



- 4. The parameter kvco is hidden in the above figure because you will use a unique random number. To calculate your kvco, visit this random number generator website to get a random number between 50 and 400: <a href="https://www.calculator.net/random-number-generator.html?slower=50&supper=400&ctype=1&s=1922&submit1=Generate">https://www.calculator.net/random-number-generator.html?slower=50&supper=400&ctype=1&s=1922&submit1=Generate</a>
- 5. Use kvco = your\_random\_num / 100 \* 1e9 Hz/V
- 6. Open CppSim Run Menu (Tools -> CppSim Simulation).
- 7. Choose "Edit Sim File" and set the following settings:

num\_sim\_steps: 1e6

Ts: 10e-12

probe: ref div vin out

global\_nodes: gnd=0.0 avdd=1.2 dvdd=1.2



- 8. Choose "Compile/Run". Make sure the simulation is completed without errors as shown above. Debug the errors if any.
- 9. From the Windows start menu: Run CppSimView (the waveform viewer).
- 10. Click "Synch", then "Load", then "nodes", then double click each of the four nodes in the following order (vin, ref, div, vout). Then click "Zoom".



11. Add a cursor using "Measure" to show the value of vin at lock clearly as shown below. Use "Zoom X" to zoom in the area before lock and after lock. Report snapshots to clearly show that ref and div are out of phase then in phase as shown below.







### Part 1

| Index | Deliverable                                                                       |
|-------|-----------------------------------------------------------------------------------|
| 1.    | Schematic of the PLL drawn in Sue2.                                               |
| 2.    | Snapshot of the random number generation website showing your random number.      |
|       | Calculate kvco.                                                                   |
| 3.    | Given kvco, analytically calculate vin at which the PLL will achieve lock.        |
| 4.    | Snapshot of CppSim Run dialog showing successful simulation completion.           |
| 5.    | Snapshot of the simulation results with a probe showing vin value as shown above. |
| 6.    | Compare the simulated vin value with the analytically calculated value.           |
| 7.    | Clear Zoom X snapshot before lock as shown above.                                 |
| 8.    | Clear Zoom X snapshot after lock as shown above.                                  |

### Part 2

Add a name to the charge pump output (output of xi5 sub2 in the above schematic). Use "Edit Sim File" to probe (up,down,chp\_out) signals.

| Index | Deliverable                                                                                                             |
|-------|-------------------------------------------------------------------------------------------------------------------------|
| 1.    | Plot (ref,div,up,down). Report clear Zoom X snapshot showing the PFD operation.                                         |
| 2.    | Reset node list. Plot (vin,chp_out).                                                                                    |
| 3.    | [Optional] In Sue2 click (Doc -> PLL Design Assistant Manual). From the Windows start menu, run PIIDesign tool. Enjoy © |

Thanks to all who contributed to these labs. If you find any errors or have suggestions concerning these labs, please contact <a href="mailto:Hesham.omran@eng.asu.edu.eg">Hesham.omran@eng.asu.edu.eg</a>.